# NOCAP<sup>™</sup> LongPlay Headphone Amplifier

NCP2817 is a dual LongPlay true ground headphone amplifier designed for portable communication device applications such as mobile phones. This part is capable of delivering typical 27 mW of continuous average power into a 32  $\Omega$  load from a 1.8 V power supply with a THD+N of 1%.

Based on the power supply delivered to the device, an internal power management block generates a symmetrical positive and negative voltage. Thus, the internal amplifiers provide outputs referenced to Ground and the losses are reduced which helps to increase the battery life. In this NOCAP configuration, the two external heavy coupling capacitors can be removed. It offers significant space and cost savings compared to a typical stereo application.

NCP2817 is available with internal gain of -1.5 V/V. It reaches a superior -100 dB PSRR and noise floor. Thus, it offers high fidelity audio sound, as well as a direct connection to the battery. It contains circuitry to prevent from "Pop & Click" noise that would otherwise occur during turn–on and turn–off transitions. The device is available in 12 bump CSP package (1.62 x 1.22, 0.4P) which helps to save space on the board.

#### Features

- NOCAP Output Eliminates DC-Blocking Capacitors:
  - Saves Board Area
  - Saves Component Cost
  - No Low–Frequency Response Attenuation
- LongPlay Architecture: Increase the Battery Life
- High PSRR (-100 dB): Direct Connection to the Battery
- High SNR Performance (100 dB)
- "Pop and Click" Noise Protection Circuitry
- Internal Gain (-1.5 V/V) or External Adjustable Gain
- Ultra Low Current Shutdown Mode
- High Impedance Mode
- 1.6 V 5.5 V Operation
- Thermal Overload Protection Circuitry
- CSP 1.62 x 1.22, 0.4P
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant

#### **Typical Applications**

- Headset Audio Amplifier for
  - Cellular Phones
  - MP3 player
  - Personal Digital Assistant and Portable Media Player
  - Portable devices



# **ON Semiconductor®**

http://onsemi.com

|   |                                                                  | MARKING<br>DIAGRAM              |
|---|------------------------------------------------------------------|---------------------------------|
|   | 12 PIN CSP<br>FC SUFFIX<br>CASE 499BJ                            | <sup>o</sup> 817BC<br>AYWW<br>■ |
| Y | = Assembly Locatio<br>= Year<br>= Work Week<br>= Pb-Free Package |                                 |

## PIN ASSIGNMENT



(Top View) 12-Pin 1.2 x 1.6 mm CSP

#### ORDERING INFORMATION

See detailed ordering and shipping information on page 9 of this data sheet.



Figure 1. Block Diagram

## PIN FUNCTION DESCRIPTION

| Pin | Pin<br>Name      | Туре              | Description                                                                                                                                                                    |
|-----|------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A1  | C <sub>PM</sub>  | Input /<br>Output | Charge pump flying capacitor negative terminal. A 1 $\mu F$ ceramic capacitor to $C_{PP}$ is required                                                                          |
| A2  | P <sub>VM</sub>  | Output            | Charge pump output. A 1 $\mu$ F ceramic capacitor to ground is needed                                                                                                          |
| A3  | INL              | Input             | Left input of the audio source                                                                                                                                                 |
| A4  | IN <sub>R</sub>  | Input             | Right input of the audio source                                                                                                                                                |
| B1  | P <sub>GND</sub> | Ground            | Power ground. This pin should be connected directly to the ground plane.                                                                                                       |
| B2  | /SD              | Input             | Enable activation.                                                                                                                                                             |
| B4  | S <sub>GND</sub> | Ground            | Sense Ground. Connect to shield terminal of headphone jack or ground plane.                                                                                                    |
| C1  | C <sub>PP</sub>  | Input /<br>Output | Charge pump flying capacitor positive terminal. A 1 $\mu F$ ceramic capacitor to $C_{\text{PM}}$ is required                                                                   |
| C2  | V <sub>P</sub>   | Power             | Positive supply voltage. Connected to single secondary cell Lithium-Ion battery or any other kind of<br>power supply                                                           |
| C3  | OUTL             | Output            | Left audio channel output signal                                                                                                                                               |
| C4  | OUT <sub>R</sub> | Output            | Right audio channel output signal                                                                                                                                              |
| B3  | A <sub>GND</sub> | Ground            | Analog ground. This pin should be connected directly to the GND plane. Careful layout and no direct connection to other ground pins are required to ensure good noise immunity |

#### **MAXIMUM RATINGS**

| Rating                                                                              | Symbol            | Value                        | Unit |
|-------------------------------------------------------------------------------------|-------------------|------------------------------|------|
| V <sub>P</sub> Pin: Power Supply Voltage (Note 1)                                   | VP                | -0.3 to + 6.0                | V    |
| /SD Pin: Input                                                                      | V <sub>mr1</sub>  | -0.3 to V <sub>P</sub> + 0.3 | V    |
| Human Body Model (HBM) ESD Rating are (Notes 2 and 3)                               | ESD HBM           | 2000                         | V    |
| Machine Model (MM) ESD Rating are (Note 2 and 3)                                    | ESD MM            | 200                          | V    |
| CSP 1.62 x 1.22, 0.4P package (Note 6 and 7)<br>Thermal Resistance Junction to Case | R <sub>θJC</sub>  | (Note 7)                     | °C/W |
| Operating Ambient Temperature Range                                                 | T <sub>A</sub>    | -40 to + 85                  | °C   |
| Operating Junction Temperature Range                                                | TJ                | -40 to + 125                 | °C   |
| Maximum Junction Temperature (Note 6)                                               | T <sub>JMAX</sub> | + 150                        | °C   |
| Storage Temperature Range                                                           | T <sub>STG</sub>  | -65 to + 150                 | °C   |
| Moisture Sensitivity (Note 5)                                                       | MSL               | Level 1                      |      |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

1. Maximum electrical ratings are defined as those values beyond which damage to the device may occur at T<sub>A</sub> = 25°C.

2. According to JEDEC standard JESD22-A108B.

3. This device series contains ESD protection and passes the following tests: Human Body Model (HBM) ±2.0 kV per JEDEC standard: JESD22-A114 for all pins. Machine Model (MM) ±200 V per JEDEC standard: JESD2-A115 for all pins.
 Latch up Current Maximum Rating: ±100 mA per JEDEC standard: JESD78 class II.
 Moisture Sensitivity Level (MSL): 1 per IPC/JEDEC standard: J-STD-020A.

- 6. The thermal shutdown set to 150 °C (typical) avoids irreversible damage on the device due to power dissipation.
- 7. The R<sub>0CA</sub> is dependent on the PCB heat dissipation. The maximum power dissipation (P<sub>D</sub>) is dependent on the min input voltage, the max output current and external components selected.

$$\mathsf{R}_{\theta\mathsf{C}\mathsf{A}} = \frac{\mathsf{125} - \mathsf{T}_{\mathsf{A}}}{\mathsf{P}_{\mathsf{D}}} - \mathsf{R}_{\theta\mathsf{J}\mathsf{C}}$$

| Symbol              | Parameter                       | Conditions                                                                                                                        | Min  | Тур      | Max  | Unit              |
|---------------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|------|----------|------|-------------------|
| VBATTERY            | Supply voltage range            |                                                                                                                                   | 1.6  |          | 5.5  | V                 |
| I <sub>SD</sub>     | Shutdown current                |                                                                                                                                   |      |          | 1    | μA                |
| l <sub>Q</sub>      | Quiescent current               | V <sub>P</sub> = 1.8 V                                                                                                            |      | 2.3      | 3.0  | mA                |
| R <sub>IN</sub>     | Input resistance                |                                                                                                                                   | 7.5  | 10       | 12.5 | kΩ                |
| R <sub>SD</sub>     | /SD pull-down resistor          |                                                                                                                                   |      | 300      |      | kΩ                |
|                     | Maximum input signal swing      |                                                                                                                                   |      | 2.8      |      | V <sub>PP</sub>   |
| V <sub>IH</sub>     | High-level input voltage SD pin |                                                                                                                                   | 1.2  |          |      | V                 |
| V <sub>IL</sub>     | Low-level input voltage SD pin  |                                                                                                                                   |      |          | 0.4  | V                 |
| UVLO                | UVLO threshold                  | Falling edge                                                                                                                      |      | 1.4      |      | V                 |
| UVLO <sub>HYS</sub> | UVLO hysteresis                 |                                                                                                                                   |      | 100      |      | mV                |
| T <sub>SD</sub>     | Thermal shutdown temperature    |                                                                                                                                   |      | 160      |      | °C                |
| V <sub>OS</sub>     | Output offset voltage           | Input AC grounded                                                                                                                 |      | ± 0.5    |      | mV                |
| T <sub>WU</sub>     | Turning On time                 |                                                                                                                                   |      | 1        |      | ms                |
| $V_{LP}$            | Max Output Swing (peak value)   | $V_P$ = 1.8 V, Headset = 32 $\Omega$                                                                                              | 1.13 |          |      | V <sub>peak</sub> |
| P <sub>O</sub>      | Max Output Power (Note 8)       | $\label{eq:VP} \begin{array}{l} V_P = 1.8 \; V, \; THD{+}N = 1\% \\ Headset = 16 \; \Omega \\ Headset = 32 \; \Omega \end{array}$ | 20   | 41<br>27 |      | mW                |

**ELECTRICAL CHARACTERISTICS** Min & Max Limits apply for  $T_A$  between  $-40^{\circ}$ C to  $+85^{\circ}$ C and  $T_J$  up to  $+125^{\circ}$ C for  $V_P = 3.6$  V (Unless otherwise noted). Typical values are referenced to  $T_A$  = + 25  $^\circ C$  and  $V_P$  = 3.6 V.

8. Guaranteed by design and characterized.

9. Typical application circuit as depicted

| Symbol           | Parameter                                    | Conditions                                                                             | Min   | Тур      | Max   | Unit |
|------------------|----------------------------------------------|----------------------------------------------------------------------------------------|-------|----------|-------|------|
| P <sub>O</sub>   | Max Output Power                             | $V_{P} = 3.6 \text{ V, THD+N} = 1\%$<br>Headset = 16 $\Omega$<br>Headset = 32 $\Omega$ |       | 42<br>27 |       | mW   |
|                  | Crosstalk (Note 8)                           | Headset $\geq$ 16 $\Omega$                                                             |       | -95      | -80   | dB   |
| PSRR             | Power Supply Rejection Ratio                 | Inputs Shorted to Ground<br>F = 217 Hz to 1 kHz                                        |       | -100     |       | dB   |
| THD+N            | Total Harmonic Distortion + Noise            | Headset = 16 $\Omega$<br>P <sub>OUT</sub> = 10 mW, F = 1 kHz                           |       | 0.02     |       | %    |
| THD+N            | Total Harmonic Distortion + Noise            | Headset = 32 Ω<br>P <sub>OUT</sub> = 10 mW, F = 1 kHz                                  |       | 0.02     |       | %    |
| THD+N            | Total Harmonic Distortion + Noise            | Headset = 32 $\Omega$<br>V <sub>OUTR</sub> - V <sub>OUTL</sub> = 400 mV, F = 1 kHz     |       | -80      |       | dB   |
| SNR              | Signal to noise ratio                        |                                                                                        |       | 100      |       | dB   |
| Z <sub>SD</sub>  | Output Impedance in Shutdown Mode            |                                                                                        |       | 12       |       | kΩ   |
|                  | Max Channel to channel gain tolerance        | B Version only<br>T <sub>A</sub> = +25°C                                               | -2    | ±0.3     | +2    | %    |
| F <sub>SW1</sub> | Headset charge pump switching fre-<br>quency | P <sub>OUT</sub> > 500 μW                                                              |       | 1        |       | MHz  |
| F <sub>SW2</sub> | Headset charge pump switching fre-<br>quency | P <sub>OUT</sub> < 500 μW                                                              |       | 125      |       | kHz  |
| Av               | Voltage Gain                                 |                                                                                        | -1.54 | -1.5     | -1.46 | V/V  |

| <b>ELECTRICAL CHARACTERISTICS</b> Min & Max Limits apply for T <sub>A</sub> between -40°C to +85°C and T <sub>J</sub> up to + 125°C for V <sub>P</sub> = 3.6 V |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| (Unless otherwise noted). Typical values are referenced to $T_A = + 25^{\circ}C$ and $V_P = 3.6$ V.                                                            |  |

8. Guaranteed by design and characterized.
 9. Typical application circuit as depicted

## **TYPICAL OPERATING CHARACTERISTICS**



## **TYPICAL OPERATING CHARACTERISTICS**



#### **DETAIL OPERATING DESCRIPTION**



Figure 12. Typical Application Circuit

#### **Detailed Descriptions**

The NCP2817 stereo headphone amplifier features the ON Semiconductor NOCAP architecture that eliminates the large output DC-blocking capacitors required by conventional headphone amplifier.

An integrated power supply block generates low noise positive ( $V_{RP}$ ) and negative ( $V_{RM}$ ) voltages from the positive supply voltage ( $V_P$ ). The stereo headphone amplifiers operate from these symmetrical supplies. Amplifiers output are referenced to ground (GND), instead of DC voltage (typically  $V_P/2$ ) for conventional headphone amplifiers.

The NCP2817 integrates two true ground amplifiers, an Under Voltage Lock Out (UVLO), a short circuit protection and a thermal shutdown circuitry. In addition, a special circuit is embedded to eliminate pop and click noise that occurs during turn on and turn off time.

NCP2817 has an embedded gain setting network set to 1.5 V/V.

#### **NOCAP™**

NOCAP is a patented architecture which requires only two small ceramic capacitors. From single positive only rail, it generates the symmetrical positive and negative rails that supplies amplifiers output stage. This feature allows the output of the amplifiers to be biased around the ground level and eliminates need of huge DC voltage blocking capacitors.

#### LongPlay Architecture

The "LongPlay" feature, based on unique ultra low current consumption architecture saves more battery life by reducing the quiescent current depending on the load.

#### **Current Limit Protection Circuit**

The NCP2817 output power stage features a protection circuitry against short to ground. The current is limited to 300 mA typical when an output is shorted to GND and a signal is applied to the input.

#### **Thermal Overload Protection**

Internal amplifiers are switched off when the temperature exceed 160°C, and will be switched back on when the temperature decreases below 140°C.

#### **Under Voltage Lockout**

When the battery voltage decreases below 1.4 V, the amplifiers are turned off. The hysteresis to turn back on the device is 100 mV.

#### Pop and Click Suppression Circuitry

The NCP2817 includes a special circuitry to eliminate any pop and click noise during turn on and turn off time.

During uncontrolled turn on and turn off sequences, normal amplifiers would create an output offset. This offset drives the loudspeaker and generates a parasitic noise called "pop and click noise".

The NCP2817 carefully controls the amplifier output stages during turn on and off sequences to eliminate this problem.

Input capacitor selection

The input coupling capacitor blocks the DC voltage at the amplifier input terminal. This capacitor creates a high-pass filter with the  $R_{IN}$  input resistor (10 k $\Omega$  for NCP2817).

The size of the capacitor must be large enough to cut off low frequencies without severe attenuation in the audio bandwidth (20 Hz - 20 kHz).

The cut off frequency for the input high-pass filter is:

$$\mathsf{F}_{\mathsf{c}} = \frac{1}{2\pi\mathsf{R}_{\mathsf{in}}\mathsf{C}_{\mathsf{in}}}$$

With  $R_{IN} = 10 \text{ k}\Omega$ A F<sub>c</sub> < 20 Hz is recommended.

#### **Charge Pump Capacitor Selection**

Use ceramic capacitor with low ESR for better performances. X5R / X7R capacitor is recommended.

The  $C_{FLY}$  flying capacitor serves to transfer charge during the generation of the negative voltage and directly affects load regulation and charge pump output impedance. A too low value results in poor current performance while higher value increases charge pump regulation and lowers output impedance (until internal switches  $R_{DS(on)}$  becomes predominant). We recommend 1  $\mu$ F, but lower values can be uses in systems with lower audio power requirements.

The C<sub>PVM</sub> capacitor must be equal at least to the C<sub>FLY</sub> capacitor to allow maximum transfer charge. In addition, the ESR of C<sub>PVM</sub> capacitor directly affects ripple on P<sub>VM</sub> as well as charge pump output impedance. We recommend 1  $\mu$ F, but lower values can be uses in systems with lower audio power requirements.

Table 1. SUGGEST TYPICAL VALUE AND MANUFACTURER

| Value | Reference        | Package | Manufac-<br>turer |
|-------|------------------|---------|-------------------|
| 1 μF  | C1005X5R0J105K   | 0402    | TDK               |
| 1 μF  | GRM155R60J105K19 | 0402    | Murata            |

#### Power Supply Decoupling Capacitor (C1)

The NCP2817 is a NOCAP amplifier and proper power supply bypassing is critical to reduce noise, high THD+N and PSRR performances. It is recommended to use a 1uF X5R / X7R ceramic capacitor and place it as close as possible to the  $V_P$  pin.

#### Shutdown Function

The device enters in shutdown mode when shutdown signal is low. During the shutdown mode, the DC quiescent current of the circuit does not exceed 1  $\mu$ A. In this configuration, the output impedance is 20 k $\Omega$  on each output.

#### Layout Recommendation

Minimize trace impedance of the power, the ground and all output traces. The voltage drop between NCP2817 and the headset load results in decrease of output power and efficiency. We strongly recommend using wide traces for power supply inputs to optimize the power supplies efficiency and regulation performances. Good ground connection improves the amplifier immunity to external switching noise, improves crosstalk between channels as well as general audio performances. We also recommend wide PCB traces for the power outputs routing. If possible, we recommend to use local Ground and power planes.

The power supply decoupling capacitor  $C_{BYP}$  will help to minimize the input voltage ripple during fast load transients. It is important to minimize traces impedances from  $C_{BYP}$  to GND plane and from  $C_{BYP}$  to  $V_P$  pin as close as possible of the  $V_P$  pin.  $C_{BYP}$  should be placed as close as possible to the  $V_P$  pin.

The charge pump creates the VPM negative voltage that supplies the amplifiers.  $C_{FLY}$  and  $C_{PVM}$  capacitors location and access impedances are also critical. Connect  $C_{FLY}$  and  $C_{PVM}$  as close as possible of the NCP2817 and route their terminal to the associated pin with wide traces to minimize impedance and optimize the charge pump ripple and efficiency performances. In addition, the  $C_{FLY}$  and  $C_{PVM}$ capacitors as well as the traces connecting capacitors to the device should be kept away from the audio input and output traces to avoid any switching noise coupling with the audio signal.

 $A_{GND}$  is the ground reference for all internal analog features so, particular attention should govern the  $A_{GND}$  pin connection to the Ground reference plane.  $A_{GND}$  pin should be directly connected to the board Ground reference plane and keep it separated from other ground connections. The  $A_{GND}$  to GND ground reference plane trace should not be shared with the trace between  $S_{GND}$  or  $P_{GND}$  and the Ground plane.

## **ORDERING INFORMATION**

| Device         | Package                              | Shipping <sup>†</sup> |  |  |
|----------------|--------------------------------------|-----------------------|--|--|
| NCP2817BFCCT2G | CSP-12 - 1.62 x 1.22 mm<br>(Pb-Free) | 3000 / Tape & Reel    |  |  |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### PACKAGE DIMENSIONS

#### 12 PIN FLIP-CHIP, 1.62x1.22, 0.4P CASE 499BJ ISSUE A



#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- CONTROLLING DIMENSION: MILLIMETERS.
  COPLANARITY APPLIES TO SPHERICAL CROWNS OF SOLDER BALLS.

| CROV | CROWINS OF SOLDER |      |  |  |  |
|------|-------------------|------|--|--|--|
|      | MILLIMETERS       |      |  |  |  |
| DIM  | MIN               | MAX  |  |  |  |
| Α    | 0.50              | 0.56 |  |  |  |
| A1   | 0.17              | 0.23 |  |  |  |
| A2   | 0.33              | 0.39 |  |  |  |
| b    | 0.24              | 0.29 |  |  |  |
| D    | 1.62 BSC          |      |  |  |  |
| E    | 1.22 BSC          |      |  |  |  |
| е    | 0.40 BSC          |      |  |  |  |

#### RECOMMENDED SOLDERING FOOTPRINT\*



\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

NOCAP is a trademark of Semiconductor Components Industries, LLC (SCILLC).

**ON Semiconductor** and **ON** are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemic.om/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its product/patent coverage may be accessed at www.onsemic.om/site/pdf/Patent-Marking.pdf. SCILLC particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typical" must be validated for each customer application by customer's technical experts. SCILLC products are not designed, intended, or authorized for use as components insystems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and easonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Acti

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative